



## 17.3. AC Characteristics

## 17.3.1. Display Parallel 18/16/9/8-bit Interface Timing Characteristics (8080-series)



| Signal                                       | Symbol | Parameter                          | min | max | Unit | Description                               |
|----------------------------------------------|--------|------------------------------------|-----|-----|------|-------------------------------------------|
| DCX                                          | tast   | Address setup time                 | 0   | -   | ns   | -                                         |
|                                              | taht   | Address hold time (Write/Read)     | 0   | -   | ns   | -                                         |
| CSX                                          | tchw   | CSX "H" pulse width                | 0   | -   | ns   | -                                         |
|                                              | tcs    | Chip Select setup time (Write)     | 15  | -   | ns   | -                                         |
|                                              | trcs   | Chip Select setup time (Read ID)   | 45  | -   | ns   | -                                         |
|                                              | trcsfm | Chip Select setup time (Read FM)   | 355 | -   | ns   | -                                         |
|                                              | tcsf   | Chip Select Wait time (Write/Read) | 0   | -   | ns   | -                                         |
| WRX                                          | twc    | Write cycle                        | 50  | -   | ns   | -                                         |
|                                              | twrh   | Write Control pulse H duration     | 15  | -   | ns   | -                                         |
|                                              | twrl   | Write Control pulse L duration     | 15  | -   | ns   | -                                         |
| RDX (FM)                                     | trcfm  | Read Cycle (FM)                    | 450 | -   | ns   | When read from Frame<br>Memory            |
|                                              | trdhfm | Read Control H duration (FM)       | 90  | -   | ns   |                                           |
|                                              | trdlfm | Read Control L duration (FM)       | 355 | -   | ns   |                                           |
| RDX (ID)                                     | trc    | Read cycle (ID)                    | 160 | -   | ns   | When read ID data                         |
|                                              | trdh   | Read Control pulse H duration      | 90  | -   | ns   |                                           |
|                                              | trdl   | Read Control pulse L duration      | 45  | -   | ns   |                                           |
| DB[17:0],<br>DB[15:0],<br>DB[8:0]<br>DB[7:0] | tdst   | Write data setup time              | 10  | -   | ns   | For maximum CL=30pF<br>For minimum CL=8pF |
|                                              | tdht   | Write data hold time               | 10  | -   | ns   |                                           |
|                                              | trat   | Read access time                   | -   | 40  | ns   |                                           |
|                                              | tratfm | Read access time                   | -   | 340 | ns   |                                           |
|                                              | trod   | Read output disable time           | 20  | 80  | ns   |                                           |

Note: (1) Ta = -30 to 70 °C, IOVCC=1.65V to 3.6V, VCI=2.5V to 3.6V, AGND=DGND=0V



Page 212 of 219 Version: 0.06



## a-Si TFT LCD Single Chip Driver 320RGBx480 Resolution and 262K-color

(2) Logic high and low levels are specified as 30% and 70% of IOVCC for input signals.



(3) Logic high and low levels are specified as 30% and 70% of IOVCC for input signals.



Page 213 of 219 Version: 0.06